Discrete Circuit Optimization: Library Based Gate Sizing and Threshold Voltage Assignment

被引:3
|
作者
Lee, John [1 ]
Gupta, Puneet [1 ]
机构
[1] Univ Calif Los Angeles, Los Angeles, CA 90095 USA
基金
美国国家科学基金会;
关键词
D O I
10.1561/1000000019
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Discrete gate sizing and threshold assignment are commonly used tools for optimizing digital circuits, and ideal methods for incremental optimization. The gate widths and threshold voltages, along with the gate lengths, can be adjusted to optimize power and delay. This mono-graph surveys this field, providing the background needed to perform research in the field. Concepts such as standard cell libraries, static timing analysis, and analytical delay and power models are explained, along with examples and data to help understand the tradeoffs involved. Comparative results are also provided to show the current state of the field.
引用
收藏
页码:1 / 120
页数:120
相关论文
共 50 条
  • [21] Dual-threshold voltage assignment with transistor sizing for low power CMOS circuits
    Pant, P
    Roy, RK
    Chatterjee, A
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 26 - 29
  • [22] Dual-threshold voltage assignment with transistor sizing for low power CMOS circuits
    Pant, P
    Roy, RK
    Chatterjee, A
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (02) : 390 - 394
  • [23] Soft error optimization of combinational circuit based on gate sizing and multi-objective particle swarm optimization algorithm
    Cao, Xuebing
    Xiao, Liyi
    Li, Linzhe
    Li, Jie
    Li, Jiaqiang
    Wang, Jinxiang
    2018 IEEE 24TH INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2018), 2018, : 165 - 170
  • [24] A Hybrid Technique for Discrete Gate Sizing Based on Lagrangian Relaxation
    Livramento, Vinicius S.
    Guth, Chrystian
    Guentzel, Jose Luis
    Johann, Marcelo O.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2014, 19 (04)
  • [25] Statistical Leakage Minimization of Digital Circuits Using Gate Sizing, Gate Length Biasing, and Threshold Voltage Selection
    Bhardwaj, Sarvesh
    Cao, Yu
    Vrudhula, Sarma
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (02) : 240 - 250
  • [26] Statistical timing based optimization using gate sizing
    Agarwal, A
    Chopra, K
    Blaauw, D
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 400 - 405
  • [27] Minimization of dynamic and static power through joint assignment of threshold voltages and sizing optimization
    Nguyen, D
    Davare, A
    Orshansky, M
    Chinnery, D
    Thompson, B
    Keutzer, K
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 158 - 163
  • [28] Offset voltage minimization based circuit sizing of CMOS operational amplifier using whale optimization algorithm
    Sarkar, Paramita
    Laskar, Naushad Manzoor
    Nath, Sourav
    Baishnab, K. L.
    Chanda, Saurav
    JOURNAL OF INFORMATION & OPTIMIZATION SCIENCES, 2018, 39 (01): : 83 - 98
  • [29] Layout and Sizing Optimization of Discrete Truss Based on Continuum
    Wu, Qinglong
    Zhou, Qicai
    Xiong, Xiaolei
    Zhang, Richeng
    INTERNATIONAL JOURNAL OF STEEL STRUCTURES, 2017, 17 (01) : 43 - 51
  • [30] Layout and sizing optimization of discrete truss based on continuum
    Qinglong Wu
    Qicai Zhou
    Xiaolei Xiong
    Richeng Zhang
    International Journal of Steel Structures, 2017, 17 : 43 - 51