GRAPHICAL ANALYSIS OF A DIGITAL PHASE-LOCKED LOOP

被引:3
作者
RUSSO, F [1 ]
机构
[1] UNIV PISA,DEPT ELECT ENGN,I-56100 PISA,ITALY
关键词
D O I
10.1109/TAES.1979.308799
中图分类号
V [航空、航天];
学科分类号
08 ; 0825 ;
摘要
Under the assumption of negligible quantization error effect and no noise, a nonuniform sampling first-order digital phase-locked loop (DPLL) is analyzed by a graphical method which displays limit cycles and the cycle slipping phenomenon. The analysis suggests an upper bound to the model gain and, consequently, to the pull-in range. Moreover, this method enables one to obtain a closed-form expression of the acquisition time, accurate enough for the cases of practical interest. Copyright 1979 by The Institute of Electrical and Electronics Engineers, Inc.
引用
收藏
页码:88 / 94
页数:7
相关论文
共 22 条
[1]  
CESSNA JR, 1970, 1970 IEEE INT C COMM
[2]   HIGHER-ORDER DISCRETE PHASE-LOCKED LOOPS [J].
GILL, GS ;
GUPTA, SC .
IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1972, AES8 (05) :615-&
[3]   FIRST-ORDER DISCRETE PHASE-LOCKED LOOP WITH APPLICATIONS TO DEMODULATION OF ANGLE-MODULATED CARRIER [J].
GILL, GS ;
GUPTA, SC .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1972, CO20 (03) :454-&
[4]  
GUPTA S, 1975, P IEEE, V63
[5]   ON OPTIMUM DIGITAL PHASE-LOCKED LOOPS [J].
GUPTA, SC .
IEEE TRANSACTIONS ON COMMUNICATION TECHNOLOGY, 1968, CO16 (02) :340-&
[6]  
HOLMES J, 1970, SPS3763 JET PROP LAB, V3, P28
[7]   DIGITAL TRANSITION TRACKING SYMBOL SYNCHRONIZER FOR LOW SNR CODED SYSTEMS [J].
HURD, WJ ;
ANDERSON, TO .
IEEE TRANSACTIONS ON COMMUNICATION TECHNOLOGY, 1970, CO18 (02) :141-&
[8]   DIGITAL PHASE-LOCKED LOOP AS A NEAR-OPTIMUM FM DEMODULATOR [J].
KELLY, CN ;
GUPTA, SC .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1972, CO20 (03) :406-+
[9]  
KELLY CN, 1972, IEEE T INFORM THEORY, V18, P448
[10]  
LARIMORE WE, 1969, S COMPUTER PROCESSIN