NEW FAST FIXED-DELAY SIZING ALGORITHM FOR HIGH-PERFORMANCE CMOS COMBINATIONAL LOGIC-CIRCUITS AND ITS APPLICATIONS

被引:0
作者
HWANG, JS [1 ]
WU, CY [1 ]
机构
[1] NATL CHIAO TUNG UNIV,INST ELECTR,HSINCHU 30039,TAIWAN
来源
IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES | 1992年 / 139卷 / 05期
关键词
ALGORITHMS; CMOS; COMBINATIONAL LOGIC;
D O I
10.1049/ip-e.1992.0055
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A sizing methodology called the near-characteristic waveform-synthesising method (NCWSM) is proposed to determine the device sizes of CMOS combinational logic circuits under a fixed delay specification. By using accurate physical timing models and the NCWSM, a fixed-delay sizing algorithm is developed and implemented, which sizes circuits quickly and globally. It can handle CMOS inverters, multi-input NAND/NOR gates, and AOI/OAI gates, all with device channel lengths down to 1.5 mum. It is shown through experimental verifications that the proposed algorithm can size a circuit with much smaller CPU time than that for the heuristic approach, and the resultant circuit power dissipations are nearly the same. As the circuit complexity increases, the above advantageous feature becomes more significant and the minimum realisable delay is even smaller than that of the heuristic approach. With high efficiency and delay accuracy, the proposed sizing algorithm and methodology can handle large-scale circuits with less design time. It can also serve to provide a good initial guess for more advanced sizing operations.
引用
收藏
页码:379 / 386
页数:8
相关论文
共 12 条
[1]  
BURNS JR, 1964, RCA REV, V25, P627
[2]  
FISHBURN JP, 1985, P INT C COMP AID DES, P326
[3]  
HWANG JS, IN PRESS IEE P E
[4]   CMOS CIRCUIT OPTIMIZATION [J].
KANUMA, A .
SOLID-STATE ELECTRONICS, 1983, 26 (01) :47-58
[5]  
Kao W. H., 1985, 22nd ACM/IEEE Design Automation Conference Proceedings 1985 (Cat. No.85CH2142-8), P781, DOI 10.1145/317825.317991
[6]   AN ALGORITHM FOR CMOS TIMING AND AREA OPTIMIZATION [J].
LEE, CM ;
SOUKUP, H .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (05) :781-787
[7]  
MICHELI MD, 1981, DESIGN SYSTEM VLSI C
[8]   OPTIMIZATION-BASED TRANSISTOR SIZING [J].
SHYU, JM ;
SANGIOVANNIVINCENTELLI, A ;
FISHBURN, JP ;
DUNLOP, AE .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (02) :400-409
[9]  
WU CY, 1989, SOLID STATE ELECTRON, V32, P449, DOI 10.1016/0038-1101(89)90027-0
[10]   AN EFFICIENT TIMING MODEL FOR CMOS COMBINATIONAL LOGIC GATES [J].
WU, CY ;
HWANG, JS ;
CHANG, C ;
CHANG, CC .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1985, 4 (04) :636-650