Reliability and Performance Evaluation of Fault-aware Routing Methods for Network-on-Chip Architectures

被引:4
作者
Valinataj, M. [1 ]
机构
[1] Babol Univ Technol, Sch Elect & Comp Engn, Babol Sar, Iran
来源
INTERNATIONAL JOURNAL OF ENGINEERING | 2014年 / 27卷 / 04期
关键词
Network-on-Chip; Routing Algorithm; Reliability; Performance; Fault; Analytical Model;
D O I
10.5829/idosi.ije.2014.27.04a.01
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Nowadays, faults and failures are increasing especially in complex systems such as Network-on-Chip (NoC) based Systems-on-a-Chip (SoC) due to the increasing susceptibility and decreasing feature sizes. On the other hand, fault-tolerant routing algorithms have an evident effect on tolerating permanent faults and improving the reliability of a NoC based system. This paper presents reliability and performance evaluation of two main kinds of fault-aware routing algorithms, deterministic and adaptive, used in NoC architectures. The investigated methods have a multi-level structure for fault-tolerance and therefore, each level can be separately evaluated. To demonstrate the effectiveness of these methods, we propose an analytical approach for reliability assessment based on combinatorial reliability models to show the effect of fault-aware routing algorithms on overall NoC reliability. However, for performance evaluation, we conduct extensive simulations on different applications.
引用
收藏
页码:509 / 516
页数:8
相关论文
共 50 条
[41]   Design Trade off and Performance Analysis of Router Architectures in Network-on-Chip [J].
Latif, Jawwad ;
Chaudhry, Hassan Nazeer ;
Azam, Sadia ;
Baloch, Naveed Khan .
10TH INTERNATIONAL CONFERENCE ON FUTURE NETWORKS AND COMMUNICATIONS (FNC 2015) / THE 12TH INTERNATIONAL CONFERENCE ON MOBILE SYSTEMS AND PERVASIVE COMPUTING (MOBISPC 2015) AFFILIATED WORKSHOPS, 2015, 56 :421-426
[42]   Fault-Aware Runtime Strategies for High-Performance Computing [J].
Li, Yawei ;
Lan, Zhiling ;
Gujrati, Prashasta ;
Sun, Xian-He .
IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2009, 20 (04) :460-473
[43]   Design and implementation of congestion aware router for network-on-chip [J].
Balakrishnan, Melvin T. ;
Venkatesh, T. G. ;
Bhaskar, A. Vijaya .
INTEGRATION-THE VLSI JOURNAL, 2023, 88 :43-57
[44]   Cache-aware network-on-chip for chip multiprocessors [J].
Tatas, Konstantinos ;
Kyriacou, Costas ;
Dekoulis, George ;
Demetriou, Demetris ;
Avraam, Costas ;
Christou, Anastasia .
VLSI CIRCUITS AND SYSTEMS IV, 2009, 7363
[45]   A routing algorithm for random error tolerance in network-on-chip [J].
Lei Zhang ;
Huawei Li ;
Xiaowei Li .
HUMAN-COMPUTER INTERACTION, PT 4, PROCEEDINGS: HCI APPLICATIONS AND SERVICES, 2007, 4553 :1210-+
[46]   An Energy-Aware Mapping Algorithm for Mesh-based Network-on-Chip Architectures [J].
Sun, Jin ;
Zhang, Yi .
PROCEEDINGS OF 2017 IEEE INTERNATIONAL CONFERENCE ON PROGRESS IN INFORMATICS AND COMPUTING (PIC 2017), 2017, :357-361
[47]   DLibOS: Performance and Protection with a Network-on-Chip [J].
Mallon, Stephen ;
Gramoli, Vincent ;
Jourjon, Guillaume .
ACM SIGPLAN NOTICES, 2018, 53 (02) :737-750
[48]   Communication Power Optimization for Network-on-Chip Architectures [J].
Shin, Dongkun ;
Kim, Jihong .
JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (02) :165-176
[49]   A survey on fault-tolerant application mapping techniques for Network-on-Chip [J].
Kadri, Nassima ;
Koudil, Mouloud .
JOURNAL OF SYSTEMS ARCHITECTURE, 2019, 92 :39-52
[50]   SRNoC: A novel high performance Shared-Resource routing scheme for Network-on-Chip [J].
Shu, Hao ;
Ma, Pei-jun ;
Shi, Jiang-yi ;
Xu, Zhao ;
Yang, Lin-an .
MICROELECTRONICS JOURNAL, 2014, 45 (08) :1103-1117