Reliability and Performance Evaluation of Fault-aware Routing Methods for Network-on-Chip Architectures

被引:4
作者
Valinataj, M. [1 ]
机构
[1] Babol Univ Technol, Sch Elect & Comp Engn, Babol Sar, Iran
来源
INTERNATIONAL JOURNAL OF ENGINEERING | 2014年 / 27卷 / 04期
关键词
Network-on-Chip; Routing Algorithm; Reliability; Performance; Fault; Analytical Model;
D O I
10.5829/idosi.ije.2014.27.04a.01
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Nowadays, faults and failures are increasing especially in complex systems such as Network-on-Chip (NoC) based Systems-on-a-Chip (SoC) due to the increasing susceptibility and decreasing feature sizes. On the other hand, fault-tolerant routing algorithms have an evident effect on tolerating permanent faults and improving the reliability of a NoC based system. This paper presents reliability and performance evaluation of two main kinds of fault-aware routing algorithms, deterministic and adaptive, used in NoC architectures. The investigated methods have a multi-level structure for fault-tolerance and therefore, each level can be separately evaluated. To demonstrate the effectiveness of these methods, we propose an analytical approach for reliability assessment based on combinatorial reliability models to show the effect of fault-aware routing algorithms on overall NoC reliability. However, for performance evaluation, we conduct extensive simulations on different applications.
引用
收藏
页码:509 / 516
页数:8
相关论文
共 50 条
  • [21] Analysis and evaluation of traffic-performance in a backtracked routing network-on-chip
    Hong, P. T.
    Pham, Phi-Hung
    Tran, Xuan-Tu
    Kim, Chulwoo
    2008 SECOND INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS, 2008, : 13 - +
  • [22] Fault tolerant and congestion aware routing algorithm for network on chip
    Nehnouh, Chakib
    Senouci, Mohamed
    JOURNAL OF HIGH SPEED NETWORKS, 2019, 25 (03) : 311 - 329
  • [23] Routing Aware and Runtime Detection for Infected Network-on-Chip Routers
    Daoud, Luka
    Rafla, Nader
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 775 - 778
  • [24] Performance evaluation and design trade-offs for network-on-chip interconnect architectures
    Pande, PP
    Grecu, C
    Jones, M
    Ivanov, A
    Saleh, R
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (08) : 1025 - 1040
  • [25] A routing-table-based adaptive and minimal routing scheme on network-on-chip architectures
    Wang, Ling
    Song, Hui
    Jiang, Yingtao
    Zhang, Lihong
    COMPUTERS & ELECTRICAL ENGINEERING, 2009, 35 (06) : 846 - 855
  • [26] Reliable and Adaptive Network-on-Chip Architectures for Cyber Physical Systems
    Goehringer, Diana
    Meder, Lukas
    Oey, Oliver
    Becker, Juergen
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2013, 12
  • [27] Electromigration-aware dynamic routing algorithm for network-on-chip applications
    Hosseini A.
    Shabro V.
    International Journal of High Performance Systems Architecture, 2011, 3 (01) : 56 - 63
  • [28] MSM: Performance Enhancing Area and Congestion Aware Network-on-Chip Architecture
    Das, Tuhin Subhra
    Ghosal, Prasun
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 257 - 262
  • [29] An energy- and buffer-aware fully adaptive routing algorithm for Network-on-Chip
    Wang, Junhui
    Gu, Huaxi
    Yang, Yintang
    Wang, Kun
    MICROELECTRONICS JOURNAL, 2013, 44 (02) : 137 - 144
  • [30] A survey of routing algorithm for mesh Network-on-Chip
    Wu, Yue
    Lu, Chao
    Chen, Yunji
    FRONTIERS OF COMPUTER SCIENCE, 2016, 10 (04) : 591 - 601