Reliability and Performance Evaluation of Fault-aware Routing Methods for Network-on-Chip Architectures

被引:4
|
作者
Valinataj, M. [1 ]
机构
[1] Babol Univ Technol, Sch Elect & Comp Engn, Babol Sar, Iran
来源
INTERNATIONAL JOURNAL OF ENGINEERING | 2014年 / 27卷 / 04期
关键词
Network-on-Chip; Routing Algorithm; Reliability; Performance; Fault; Analytical Model;
D O I
10.5829/idosi.ije.2014.27.04a.01
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Nowadays, faults and failures are increasing especially in complex systems such as Network-on-Chip (NoC) based Systems-on-a-Chip (SoC) due to the increasing susceptibility and decreasing feature sizes. On the other hand, fault-tolerant routing algorithms have an evident effect on tolerating permanent faults and improving the reliability of a NoC based system. This paper presents reliability and performance evaluation of two main kinds of fault-aware routing algorithms, deterministic and adaptive, used in NoC architectures. The investigated methods have a multi-level structure for fault-tolerance and therefore, each level can be separately evaluated. To demonstrate the effectiveness of these methods, we propose an analytical approach for reliability assessment based on combinatorial reliability models to show the effect of fault-aware routing algorithms on overall NoC reliability. However, for performance evaluation, we conduct extensive simulations on different applications.
引用
收藏
页码:509 / 516
页数:8
相关论文
共 50 条
  • [1] Performance Evaluation of Reliability Aware Photonic Network-on-Chip Architectures
    Kaliraj, Pradheep Khanna
    Sieber, Patrick
    Ganguly, Amlan
    Datta, Ipshita
    Datta, Debasish
    2012 INTERNATIONAL GREEN COMPUTING CONFERENCE (IGCC), 2012,
  • [2] ACO-BASED FAULT-AWARE ROUTING ALGORITHM FOR NETWORK-ON-CHIP SYSTEMS
    Lin, Chia-An
    Hsin, Hsien-Kai
    Chang, En-Jui
    Wu, An-Yeu
    2013 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2013, : 342 - 347
  • [3] Fault-aware routing approach for mesh-based Network-on-Chip architecture
    Gogoi, Ankur
    Ghoshal, Bibhas
    Manna, Kanchan
    INTEGRATION-THE VLSI JOURNAL, 2023, 93
  • [4] A Low-overhead Fault-aware Deflection Routing Algorithm for 3D Network-on-Chip
    Feng, Chaochao
    Zhang, Minxuan
    Li, Jinwen
    Jiang, Jiang
    Lu, Zhonghai
    Jantsch, Axel
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 19 - 24
  • [5] Ant Colony Optimization-Based Fault-Aware Routing in Mesh-Based Network-on-Chip Systems
    Hsin, Hsien-Kai
    Chang, En-Jui
    Lin, Chia-An
    Wu, An-Yeu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (11) : 1693 - 1705
  • [6] Fault-aware and Reconfigurable Routing Algorithms for Networks-on-Chip
    Valinataj, Mojtaba
    Mohammadi, Siamak
    Safari, Saeed
    IETE JOURNAL OF RESEARCH, 2011, 57 (03) : 215 - 223
  • [7] A fault-aware dynamic routing algorithm for on-chip networks
    Hosseini, Amir
    Ragheb, Tamer
    Massoud, Yehia
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2653 - 2656
  • [8] Fully adaptive fault-tolerant routing algorithm for network-on-chip architectures
    Schoenwald, Timo
    Zimmermann, Jochen
    Bringmann, Oliver
    Rosenstiel, Wolfgang
    DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 527 - +
  • [9] Network-on-chip architectures and design methods
    Benini, L
    Bertozzi, D
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (02): : 261 - 272
  • [10] A deep learning based latency aware predictive routing model for network-on-chip architectures
    Sudhakar, M. Venkata
    Reddy, P. Rahul
    Penchalaiah, Usthulamuri
    Reddy, P. Raghava
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 2023, 36 (17)