VLSI Architecture for Robust Speech Recognition Systems and its Implementation on a Verification Platform

被引:1
|
作者
Yoshizawa, Shingo [1 ]
Hayasaka, Noboru [1 ]
Wada, Naoya [1 ]
Miyanaga, Yoshikazu [1 ]
机构
[1] Hokkaido Univ, Grad Sch Informat Sci & Technol, Kita Ku, N-14 W-9, Sapporo, Hokkaido 0600814, Japan
关键词
speech recognition; VLSI architecture; robust processing; FPGA;
D O I
10.20965/jrm.2005.p0447
中图分类号
TP24 [机器人技术];
学科分类号
080202 ; 1405 ;
摘要
This paper presents a VLSI architecture for a robust speech recognition system that enables highspeed, low-power operation. The proposed architecture improves recognition accuracy in noisy environments and realizes short-time response by implementing parallel and pipeline processing. We demonstrate improved processing time and power consumption by evaluating circuit performance in 0.25-mu m CMOS technology. We also detail a verification platform that helps users implement our hardware-based robust speech recognition system. The verification platform facilitates software conversion to hardware and promptly provides testing environments on field-programmable gate arrays.
引用
收藏
页码:447 / 455
页数:9
相关论文
共 50 条
  • [31] Evaluation of the Hierarchical Temporal Memory as Soft Computing Platform and Its VLSI Architecture
    Melis, Wim J. C.
    Chizuwa, Shuhei
    Kameyama, Michitaka
    ISMVL: 2009 39TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2009, : 233 - 238
  • [32] Towards Robust Combined Deep Architecture for Speech Recognition : Experiments on TIMIT
    Dridi, Hinda
    Ouni, Kais
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2020, 11 (04) : 525 - 534
  • [33] Architecture Design and VLSI Implementation of 3D Hand Gesture Recognition System
    Tsai, Tsung-Han
    Tsai, Yih-Ru
    SENSORS, 2021, 21 (20)
  • [34] Quadratic classifier in nonstationary pattern recognition systems and its application to robust AR speech analysis
    Markovic, M
    Kovacevic, B
    Milosavljevic, M
    DSP 97: 1997 13TH INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING PROCEEDINGS, VOLS 1 AND 2: SPECIAL SESSIONS, 1997, : 761 - 764
  • [35] Block-matching algorithm based on hardware implementation and its VLSI architecture
    Zhao, Bo
    Du, Jian-Chao
    Yan, Yao-Ping
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2003, 30 (02): : 160 - 164
  • [36] New Energy Efficient Reconfigurable FIR Filter Architecture and Its VLSI Implementation
    Ali, Naushad
    Garg, Bharat
    VLSI DESIGN AND TEST, 2017, 711 : 519 - 532
  • [37] VLSI Architecture of Saturation Based Image Dehazing Algorithm and its FPGA Implementation
    Upadhyay, Bharat Bhushan
    Yadav, Sumit Kr
    Sarawadekar, Kishor P.
    2022 IEEE 65TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS 2022), 2022,
  • [38] Robust parsing for word lattices in continuous speech recognition systems
    Momtazi, S.
    Sameti, H.
    Fazel-Zarandi, M.
    Bahrani, M.
    2007 9TH INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND ITS APPLICATIONS, VOLS 1-3, 2007, : 156 - 159
  • [39] FUSION OF DIVERSE DENOISING SYSTEMS FOR ROBUST AUTOMATIC SPEECH RECOGNITION
    Kumar, Naveen
    Van Segbroeck, Maarten
    Audhkhasi, Kartik
    Drotar, Peter
    Narayanan, Shrikanth S.
    2014 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2014,
  • [40] Switching linear dynamical systems for noise robust speech recognition
    Mesot, Bertrand
    Barber, David
    IEEE TRANSACTIONS ON AUDIO SPEECH AND LANGUAGE PROCESSING, 2007, 15 (06): : 1850 - 1858