Accurate Logic-Level Current Estimation for Digital CMOS Circuits

被引:0
|
作者
Ruiz-de-Clavijo, P. [1 ,2 ]
Juan-Chico, J.
Bellido, M. J.
Millan, A. [2 ]
Guerrero, D. [1 ]
Ostua, E. [3 ]
Viejo, J. [4 ]
机构
[1] Ctr Nacl Microelect, Inst Microelect Sevilla, Seville, Spain
[2] Ctr Nacl Microelect, Inst Microelect Sevilla, Super Council Sci Res, Grp Microelect Technol, Seville, Spain
[3] Ctr Nacl Microelect, Inst Microelect Sevilla, Super Council Sci Res, Joined Grp Microelect Technol, Seville, Spain
[4] Univ Seville, Elect Tecnol Dept, Seville, Spain
关键词
CMOS VLSI; Current Estimation; Logic-Level Simulation; Delay Model; Switching Activity;
D O I
10.1166/jolpe.2006.010
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nowadays, verification of digital integrated circuit has been shifting more and more from the timing and area field to current and power estimations. The main problem with this kind of verification is on the lack of precision of current estimations when working at higher levels (logic, RT, architectural levels). To solve this problem it is not only necessary to use good current models for switching activity, it is also necessary to calculate this switching activity with high accuracy. In this paper we present an alternative to estimate current consumption using logic-level simulation. To do that, we use a simple but accurate enough current model to calculate the current consumption for each signal transition, and a delay model that obtains high accuracy when it is used to measure the switching activity (the Degradation Delay Model (DDM)). In the paper we present the current model for the CMOS inverter, the characterization process and the model implementation in the logic simulator HALOTIS that includes the DDM. Results show a high accuracy in the estimation of current curves when compared to HSPICE, and a potentially large improvement over conventional approaches.
引用
收藏
页码:87 / 94
页数:8
相关论文
共 50 条
  • [1] Logic-level fast current simulation for digital CMOS circuits
    de Clavijo, PR
    Juan-Chico, J
    Díaz, MJB
    Millán-Calderón, A
    Martos, DG
    Ostúa, E
    Viejo, J
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 425 - +
  • [2] Reducing the logic-level of the combinational circuits
    Ye, Yizheng
    Zeng, Xianjun
    Zhang, Yan
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design & Computer Graphics, 1997, 9 (01):
  • [3] Accurate logic-level power simulation using glitch filtering and estimation
    Tsai, WC
    Shung, CB
    Wang, DC
    APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96, 1996, : 314 - 317
  • [4] On efficient logic-level simulation of digital circuits represented by the SSBDD model
    Jutman, A
    Raik, J
    Ubar, R
    2002 23RD INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2002, : 621 - 624
  • [5] Interconnection length estimation at logic-level
    Martins, JB
    Moraes, F
    Reis, R
    14TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2001, : 98 - 102
  • [6] Accurate estimation of total leakage current in scaled CMOS logic circuits based on compact current modeling
    Mukhopadhyay, S
    Raychowdhury, A
    Roy, K
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 169 - 174
  • [7] On maximum current estimation in CMOS digital circuits
    Ciuplys, D
    Larsson-Edefors, P
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 658 - 661
  • [8] Average leakage current estimation of CMOS logic circuits
    de Gyvez, JP
    van de Wetering, E
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 375 - 379
  • [9] Structurally Synthesized Multiple Input BDDs for Speeding up Logic-Level Simulation of Digital Circuits
    Mironov, Dmitri
    Ubar, Raimund
    Devadze, Sergei
    Raik, Jaan
    Jutman, Artur
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 658 - 663
  • [10] Accurate power estimation for CMOS circuits
    Shiue, WT
    IEEE REGION 10 INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONIC TECHNOLOGY, VOLS 1 AND 2, 2001, : 829 - 833