VERSATILE ECL-MULTIPLEXER-IC FOR THE GBIT-S RANGE

被引:15
作者
HUGHES, JB [1 ]
COUGHLIN, JB [1 ]
HARBOTT, RG [1 ]
VANDENHURK, THJ [1 ]
VANDENBERGH, BJ [1 ]
机构
[1] PHILIPS GLOEILAMPENFABRIEKEN NV, EINDHOVEN, NETHERLANDS
关键词
D O I
10.1109/JSSC.1979.1051276
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new approach to digital multiplexing for communication systems operating in the Gbit/s range is presented. With a single function, monolithically integrated in an established silicon bipolar process, many operations required by the communication system's multiplex equipment are achieved at data rates of up to 3 Gbits/s. The IC. is a four-channel multiplexer designed to interface readily with ECL families. Demonstrations of the IC's performance include pseudorandom pattern generation by multiplexing ECL inputs up to 2 Gbits/s, demultiplexing into ECL registers at 1 Gbit/s, clock extraction in a 560 Mbit/s coaxial cable transmission system, and a modulo-n divider technique for timing generation using ECL feedback shift registers for frequencies up to 1.6 GHz. The demonstrations highlight the multiplexer's ability to effectively extend the system speed limit of commercially available ECL from a few hundred Mbits/s to the Gbit/s range, Complexes of the IC can be used to implement higher order binary multiplexing systems. an eight-input multiplexer using three chips in a hybrid assembly is demonstrated multiplexing a static input pattern up to 2.8 Gbits/s. Copyright © 1979 by The Institute of Electrical and Electronics Engineers, Inc.
引用
收藏
页码:812 / 817
页数:6
相关论文
共 50 条