HARDWARE SUPPORT FOR ERROR-DETECTION IN MULTIPROCESSOR SYSTEMS - A CASE-STUDY

被引:2
|
作者
HOHL, W
MICHEL, E
PATARICZA, A
机构
[1] Institut für Mathematische Maschinen und Datenverarbeitung III, Universität Erlangen-Nürnberg, D-8520 Erlangen
关键词
ERROR DETECTION; MASTER-CHECKER; WATCHDOG PROCESSOR; FAULT TOLERANT MULTIPROCESSORS;
D O I
10.1016/0141-9331(93)90016-Z
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A comparison of the most important methods for error detection in multiprocessor systems is presented based upon the experiences gained in the development of the fault-tolerant multiprocessor system MEMSY. A detailed comparison between watchdog processors and master-checker type duplication based fault tolerance is given, from the point of view of fault coverage, hardware and time overhead. It is shown that a simple multiplication in itself is insufficient to assure proper error detection features, especially if a low error latency time is required. Design guidelines are presented for the effective use of the duplication, based on the master-checker mode. Additionally a new general purpose watchdog processor architecture is proposed, which monitors the behaviour of the main processor by checking the control flow of processes using an extended signature integrity checking (ESIC) method. The watchdog processor is independent of the architecture of the main processor because it is linked to the main processor by a memory interface. The watchdog processor is convenient for multiprocessor systems based on standard components and a RISC/CISC processor with large cache as node processor.
引用
收藏
页码:201 / 206
页数:6
相关论文
共 5 条