Low-Power VLSI Design of LDPC Decoder Using Dynamic Voltage and Frequency Scaling for Additive White Gaussian Noise Channels

被引:1
|
作者
Wang, Weihuang [1 ]
Kim, Euncheol [1 ]
Gunnam, Kiran K. [2 ]
Choi, Gwan S. [1 ]
机构
[1] Texas A&M Univ, Dept ECE, College Stn, TX 77843 USA
[2] LSI Corp, Channel Architecture Grp, Milpitas, CA 95035 USA
关键词
Low-Power LDPC Decoder; DVFS; AWGN Channel; Layered Decoding;
D O I
10.1166/jolpe.2009.1031
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an adaptive LDPC decoder design that dynamically adjusts performance to optimize gain/power for additive white Gaussian noise (AWGN) channels. The proposed decoding scheme provides constant-time decoding and thus facilitates real-time applications where guaranteed data rate is required. It analyzes each received data frame to estimate the minimum number of necessary iterations necessary for the data frame convergence. The results are then used to dynamically schedule decoder frequency and to select/switch to corresponding minimum voltage level. It differs from recent publications on speculative LDPC decoding for block-fading channels. This approach addresses the more difficult problem of decoding requirement prediction for data frames in AWGN channels. It is also directly applicable for fading channels. A decoder architecture utilizing offset min-sum layered decoding algorithm is presented. Up to 30% saving in decoding energy consumption is achieved with negligible coding performance degradation.
引用
收藏
页码:303 / 312
页数:10
相关论文
共 50 条
  • [1] Low-Power VLSI Design of LDPC Decoder Using DVFS for AWGN Channels
    Wang, Weihuano
    Choi, Gwan
    Gunnam, Kiran K.
    22ND INTERNATIONAL CONFERENCE ON VLSI DESIGN HELD JOINTLY WITH 8TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2009, : 51 - +
  • [2] Low-power VLSI decoder architectures for LDPC codes
    Mansour, MM
    Shanbhag, NR
    ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, : 284 - 289
  • [3] Dynamic voltage and frequency scaling scheme for an adaptive LDPC decoder using SNR estimation
    Ahn, Youngho
    Park, Joo-yul
    Chung, Ki-Seok
    EURASIP JOURNAL ON WIRELESS COMMUNICATIONS AND NETWORKING, 2013,
  • [4] Dynamic voltage and frequency scaling scheme for an adaptive LDPC decoder using SNR estimation
    Youngho Ahn
    Joo-yul Park
    Ki-Seok Chung
    EURASIP Journal on Wireless Communications and Networking, 2013
  • [5] Dynamic voltage and frequency scaling framework for low-power embedded GPUs
    You, Daecheol
    Chung, K. -S.
    ELECTRONICS LETTERS, 2012, 48 (21) : 1333 - 1334
  • [6] An adaptive low-power LDPC decoder using SNR estimation
    Joo-Yul Park
    Ki-Seok Chung
    EURASIP Journal on Wireless Communications and Networking, 2011
  • [7] An adaptive low-power LDPC decoder using SNR estimation
    Park, Joo-Yul
    Chung, Ki-Seok
    EURASIP JOURNAL ON WIRELESS COMMUNICATIONS AND NETWORKING, 2011,
  • [8] High-Throughput Low-Power LDPC Decoder and Code Design
    Henige, Thomas
    Abu-Surra, Shadi
    Pisek, Eran
    2011 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE (GLOBECOM 2011), 2011,
  • [9] Low-Power LDPC Decoder Design Exploiting Memory Error Statistics
    Chen, Junlin
    Wang, Lei
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2015, : 171 - 176
  • [10] Energy Efficiency of Channels under Additive Gaussian-Mixture Noise in the Low-Power Regime
    Ranjbar, Mohammad
    Tran, Nghi H.
    Gursoy, Mustafa Cenk
    Bahrami, Hamid Reza
    2016 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2016, : 886 - 891