MICROPROGRAMMABLE PIPELINED VECTOR PROCESSOR

被引:0
|
作者
MADESWARAN, V [1 ]
MATHIALAGAN, A [1 ]
机构
[1] ANNA UNIV,MADRAS INST TECHNOL,MADRAS 600025,INDIA
关键词
Branch predictor; Interleaved memory; Microprogramming; Pipelining; Vector computation;
D O I
10.1016/0166-3615(90)90009-E
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
The design goal of the machine is process enhancement for vector computations through a low-level parallel processing organization. Continuous streaming of data from the high-bandwidth interleaved memory to the functional unit and the memory-to-memory pipeline operation make long vector processes efficient. The hazards of pipelines caused by unconditional branch instructions are avoided by a branch predictor. The various components are independently controlled by different fields of a 40-bit horizontal type microinstruction. The user can tailor the architecture to the application at hand through the use of the writtable control storage. © 1990.
引用
收藏
页码:367 / 370
页数:4
相关论文
共 50 条
  • [41] A MICROPROGRAMMABLE REAL-TIME VIDEO SIGNAL PROCESSOR (VSP) LSI
    YAMASHINA, M
    ENOMOTO, T
    KUNIO, T
    TAMITANI, I
    HARASAKI, H
    NISHITANI, T
    SATOH, M
    KIKUCHI, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) : 1117 - 1123
  • [42] A PROM SIMULATOR AND WORD GENERATOR FOR MICROPROGRAMMABLE HIGH-SPEED PROCESSOR DEVELOPMENT
    CASTELLANO, M
    CEVENINI, F
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH, 1982, 202 (03): : 451 - 454
  • [43] A MICROPROGRAMMABLE REAL-TIME VIDEO SIGNAL PROCESSOR (VSP) FOR MOTION COMPENSATION
    YAMASHINA, M
    ENOMOTO, T
    KUNIO, T
    TAMITANI, I
    HARASAKI, H
    ENDO, Y
    NISHITANI, T
    SATO, M
    KIKUCHI, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (04) : 907 - 915
  • [44] Optimal processor assignment for a class of pipelined computations
    Choudhary, Alok N.
    Narahari, Bhagirath
    Nicol, David M.
    Simha, Rahul
    IEEE Transactions on Parallel and Distributed Systems, 1994, 5 (04): : 439 - 445
  • [45] HIGH-SPEED MICROPROGRAMMABLE DIGITAL SIGNAL PROCESSOR EMPLOYING DISTRIBUTED ARITHMETIC
    ZEMAN, J
    NAGLE, HT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (01) : 70 - 80
  • [46] THE DESIGN FOR A JOSEPHSON MICRO-PIPELINED PROCESSOR
    HARADA, Y
    HIOE, W
    TAKAGI, K
    KAWABE, U
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1994, 4 (02) : 97 - 106
  • [47] A digital processor for full calibration of pipelined ADCs
    Mohammad Fardad
    Javad Frounchi
    Ghader Karimian
    Analog Integrated Circuits and Signal Processing, 2012, 70 : 347 - 356
  • [48] HIGH-SPEED MICROPROGRAMMABLE DIGITAL SIGNAL PROCESSOR EMPLOYING DISTRIBUTED ARITHMETIC
    ZEMAN, J
    NAGLE, HT
    IEEE TRANSACTIONS ON COMPUTERS, 1980, 29 (02) : 134 - 144
  • [49] OPTIMAL PROCESSOR ASSIGNMENT FOR A CLASS OF PIPELINED COMPUTATIONS
    CHOUDHARY, AN
    NARAHARI, B
    NICOL, DM
    SIMHA, R
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1994, 5 (04) : 439 - 445
  • [50] A PIPELINED FFT PROCESSOR FOR FILTER BANK PROCESSING
    BI, G
    CA-DSP 89, VOLS 1 AND 2: 1989 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING, 1989, : 520 - 525