SYMBOLIC MODEL CHECKING FOR SEQUENTIAL-CIRCUIT VERIFICATION

被引:225
作者
BURCH, JR [1 ]
CLARKE, EM [1 ]
LONG, DE [1 ]
MCMILLAN, KL [1 ]
DILL, DL [1 ]
机构
[1] CARNEGIE MELLON UNIV,SCH COMP SCI,PITTSBURGH,PA 15213
基金
美国国家科学基金会;
关键词
Algorithms - Approximation theory - Controllability - Decision tables - Decision theory - Digital circuits - Integrated circuit testing - Mathematical models - State space methods - Theorem proving;
D O I
10.1109/43.275352
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The temporal logic model checking algorithm of Clarke, Emerson, and Sistla [17] is modified to represent state graphs using binary decision diagrams (BDD's) [7] and partitioned transition relations [10], [11]. Because this representation captures some of the regularity in the state space of circuits with data path logic, we are able to verify circuits with an extremely large number of states. We demonstrate this new technique on a synchronous pipelined design with approximately 5 x 10(120) states. Our model checking algorithm handles full CTL with fairness constraints. Consequently, we are able to express a number of important liveness and fairness properties, which would otherwise not be expressible in CTL. We give empirical results on the performance of the algorithm applied to both synchronous and asynchronous circuits with data path logic.
引用
收藏
页码:401 / 424
页数:24
相关论文
共 35 条
  • [1] BOSE S, 1989, OCT P IEEE INT C COM
  • [2] BOSE S, 1989, NOV IMEC IFIP INT WO, P759
  • [3] Brace K. S., 1990, 27th ACM/IEEE Design Automation Conference. Proceedings 1990 (Cat. No.90CH2894-4), P40, DOI 10.1109/DAC.1990.114826
  • [4] BROWNE MC, 1986, IEEE T COMPUT, V35, P1035, DOI 10.1109/TC.1986.1676711
  • [5] BROWNE MC, 1986, 1ST P ANN S LOG COMP
  • [6] BRTHET C, 1990, P IEEE ITN C COMPUTE
  • [7] BRYANT R, 1986, IEEE T COMP C, V35
  • [8] BRYANT RE, 1991, 28TH P ACM IEEE DES
  • [9] BRYANT RE, 1990, DIMACS SERIES DISCRE, V3
  • [10] SYMBOLIC MODEL CHECKING - 1020 STATES AND BEYOND
    BURCH, JR
    CLARKE, EM
    MCMILLAN, KL
    DILL, DL
    HWANG, LJ
    [J]. INFORMATION AND COMPUTATION, 1992, 98 (02) : 142 - 170