A 130-MHZ 8-B CMOS VIDEO DAC FOR HDTV APPLICATIONS

被引:13
作者
FOURNIER, JM
SENN, P
机构
[1] France Telecom, Centre National d'Études des Télécommunications (CNET)
关键词
D O I
10.1109/4.92028
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 130-MHz 8-b CMOS video DAC with a current output for high-definition television (HDTV) applications will be described. In order to achieve monotonicity and a high-speed performance, a current-cell matrix configuration and a parallel decoding circuit with one-stage latches have been used. A deglitching circuit has been introduced in the decoding stages to guarantee a low glitch energy. P-channel devices used as current sources ensure a low noise level and a ground-referenced voltage output in a doubly terminated 75-OMEGA transmission line. The experimental results have shown that the maximum conversion rate is 130 MHz and the integral and differential linearity errors are less than 0.5 LSB. The maximum glitch energy is 50 pS . V. The DAC has been developed in a 1-mu-m digital/analog CMOS technology. The entire circuit dissipates 150 mW at a 130-MHz conversion rate while operating from a single 5-V power supply.
引用
收藏
页码:1073 / 1077
页数:5
相关论文
共 5 条
  • [1] A 27-MHZ DIGITAL-TO-ANALOG VIDEO PROCESSOR
    ABRIAL, A
    BOUVIER, J
    FOURNIER, JM
    SENN, P
    VEILLARD, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (06) : 1358 - 1369
  • [2] FOURNIER JM, 1987, ESSIRC BAD SODEN
  • [3] MATHIEU M, 1985, P ICCE, P114
  • [4] AN 80-MHZ 8-BIT CMOS D/A CONVERTER
    MIKI, T
    NAKAMURA, Y
    NAKAYA, M
    ASAI, S
    AKASAKA, Y
    HORIBA, Y
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (06) : 983 - 988
  • [5] A DIGITAL ALTERNATIVE TO A VIDEO DECODER
    PARIS, L
    SENN, P
    VEILLARD, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (06) : 956 - 963